Intel® Core™ Ultra Processors for H-series and U-series Platforms SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 795260 | 12/14/2023 | 001 | Public |
I2C Enable (IC_ENABLE) – Offset 6c
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:19 | 0h | RO | Reserved_19_31 (Reserved_19_31) Reserved |
| 18 | 0h | RO | Reserved_18_18 (Reserved_18_18) Reserved |
| 17 | 0h | RO | Reserved_17_17 (Reserved_17_17) Reserved |
| 16 | 0h | RO | Reserved_16_16 (Reserved_16_16) Reserved |
| 15:4 | 0h | RO | Reserved_4_15 (Reserved_4_15) Reserved |
| 3 | 0h | RO | Reserved_3_3 (Reserved_3_3) Reserved |
| 2 | 0h | RW | RESERVED (RESERVED0) Reserved |
| 1 | 0h | RW | ABORT (ABORT) Sofware can abort I2C transfer by setting this bit. Hw will clear this ABORT bit once the STOP has been detected. |
| 0 | 0h | RW | ENABLE (ENABLE) Controls whether the controller is enabled. |