12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Interrupt Register (INTERRUPTREG) – Offset 3C
Interrupt line Register isn't used in Bridge directly Interrupt Pin register reflects the IPIN value in private config space.
Min_gnt register indicating the req of latency timers and max_lat register max latency.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:24 | 0x0 | RO | Maximum Latency (MAX_LAT) Value of 0 indicates device has no major requirements for the settings of latency timers |
23:16 | 0x0 | RO | Minimum Latency (MIN_GNT) Value of 0 indicates device has no major requirements for the settings of latency timers. |
15:12 | 0x0 | RO | Reserved (RESERVED0) Reserved |
11:8 | 0x1 | RO | Interrupt Pin (INTPIN) Interrupt Pin: Value in this register is reflected from the IPIN value in the private configuration space. |
7:0 | 0x0 | RW/P | Interrupt Line (INTLINE) Used to communicate to software the interrupt line to which the interrupt pin is connected. |