Intel® 400 Series Chipset On-Package Platform Controller Hub
Online Register Database
ID | Date | Version | Classification |
---|---|---|---|
615146 | 08/09/2019 | 1.2 | Public |
Uncorrectable Error Status Register (CNVI_WIFI_UNCORRECT_ERR_STAT) – Offset 104
Bits in this register are of type RW1CS. Software may clear an error status by writing a 1
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
30:21 | - | - | Reserved
|
20 | 0x0 | RW/1C | Unsupported Request Error Status (UNSPR_REQ_ERR_ST) Sticky value |
19 | 0x0 | RO | ECRC Error Status (ECRC_ERR_STS_19) Not implemented |
18 | 0x0 | RW/1C | Malformed TLP Status (MAL_TLP_ST) if set indicates that the error occurred. Sticky value |
17 | 0x0 | RW/1C | Receiver Overflow Status (REC_OVRF_ERR) if set indicates that the error occurred. Sticky value |
16 | 0x0 | RW/1C | Unexpected Completion Status (UNXPC_COM_ER) if set indicates that the error occurred. Sticky value |
15 | 0x0 | RW/1C | Completer Abort Status (COM_AB_ERR) if set indicates that the error occurred. Sticky value |
14 | 0x0 | RW/1C | Completion Timeout Status (COM_TO_ERR) if set indicates that the error occurred. Sticky value |
13 | 0x0 | RW/1C | Flow Control Protocol Error Status (FLWCNT_PR_ER) if set indicates that the error occurred. Sticky value |
12 | 0x0 | RW/1C | Poisoned TLP Status (POIS_TLP_ERR) if set indicates that the error occurred. Sticky value |
11:5 | - | - | Reserved
|
4 | 0x0 | RW/1C | Data Link Protocol Error Status (DLNK_PRERR_ST) if set indicates that the error occurred. sticky value |
3:1 | - | - | Reserved
|
0 | 0x0 | RO | Training Error Status (TRNG_ERR_STS_0) Not implemented. |