Intel® Core™ Ultra Processors for H-series and U-series Platforms SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 795260 | 12/14/2023 | 001 | Public |
Device Specific Control (NPKDSC) – Offset 80
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:11 | 0h | RO | Reserved |
| 10 | 0h | RW/1C | (URD) Unsupported Request Detect: This bit is set when an unsupported request is detected |
| 9:4 | 0h | RO | Reserved |
| 3 | 0h | RW | (URRE) Unsupported Request Reporting Enable: When set, this bit enables the reporting unsupported requests as system errors |
| 2 | 0h | RW/1C | (CDINTS) Capture Done Interrupt Status: Formerly Legacy Interrupt Asserted. Equivalent to MSUSTS.MSU_INT. For software compatibility, this this bit indicates when the capture done event has occurred. Software can clear the capture done interrupt event by writing a 1 to this bit, or writing a 1 to the MSUSTS.MSU_INT bit |
| 1 | 0h | RW | (FLR) Software Reset: Writing a 1 to this bit will assert the reset signals. Reading this bit will always return a zero. |
| 0 | 0h | RO | Reserved |