Intel® Core™ Ultra Processors for H-series and U-series Platforms SOC I/O Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 795260 | 12/14/2023 | 001 | Public |
GPI Interrupt Enable (GPI_IE_GPP_S_0) – Offset 210
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:8 | 0h | RO | Reserved (RSVD_0)
|
| 7 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_xxgpp_s_7) Same description as bit 0 |
| 6 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_xxgpp_s_6) Same description as bit 0 |
| 5 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_xxgpp_s_5) Same description as bit 0 |
| 4 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_xxgpp_s_4) Same description as bit 0 |
| 3 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_xxgpp_s_3) Same description as bit 0 |
| 2 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_xxgpp_s_2) Same description as bit 0 |
| 1 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_xxgpp_s_1) Same description as bit 0 |
| 0 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_xxgpp_s_0) This bit is used to enable/disable the generation of APIC interrupt when the corresponding GPI_INT_STS bit is set. |