600 Series Chipset Family Platform Controller Hub
Datasheet, Volume 1 of 2
Signal Description
Display is divided between processor and PCH. The processor houses memory interface, display planes, pipes, and digital display interfaces/ports while the PCH has transcoder and analog display interface or port.
The PCH integrates digital display side band signals AUX CH, DDC bus, and Hot-Plug Detect signals even though digital display interfaces are moved to processor. There are two pairs of AUX CH, DDC Clock/Data, and Hot-Plug Detect signals on the PCH that correspond to digital display interface/ports.
Auxiliary Channel (AUX CH) is a half-duplex bidirectional channel used for link management and device control. AUX CH is an AC coupled differential signal.
The DDC (Digital Display Channel) bus is used for communication between the host system and display.
The Hot-Plug Detect (HPD) signal serves as an interrupt request for the sink device for DisplayPort* and HDMI*.
Port | Name | Type | Description |
---|---|---|---|
A | GPP_R9 / DDSP_HPDA / DISP_MISCA | I | HPD Hot-Plug Detect. |
Unconnected | GPP_R10 / DDSP_HPDB / DISP_MISCB | I | HPD Hot-Plug Detect. |
Unconnected | GPP_R11 / DDSP_HPDC / DISP_MISCC | I | HPD Hot-Plug Detect. |
B | GPP_I1 / DDSP_HPD1 / DISP_MISC1 | I | HPD Hot-Plug Detect. |
C | GPP_I2 / DDSP_HPD2 / DISP_MISC2 | I | HPD Hot-Plug Detect. |
D | GPP_I3 / DDSP_HPD3 / DISP_MISC3 | I | HPD Hot-Plug Detect. |
E | GPP_I4 / DDSP_HPD4 / DISP_MISC4 | I | HPD Hot-Plug Detect. |
A | GPP_R20 / DDPA_CTRLCLK | I | Control Clock. |
A | GPP_R21 / DDPA_CTRLDATA | O | Control Data. |
Unconnected | GPP_I5 / DDPB_CTRLCLK | I | Control Clock. |
Unconnected | GPP_I6 / DDPB_CTRLDATA | O | Control Data. |
Unconnected | GPP_I7 / DDPC_CTRLCLK | I | Control Clock. |
Unconnected | GPP_I8 / DDPC_CTRLDATA | O | Control Data. |
B | GPP_R16 / DDP1_CTRLCLK | I | Control Clock. |
B | GPP_R17 / DDP1_CTRLDATA | O | Control Data. |
C | GPP_R18 / DDP2_CTRLCLK | I | Control Clock. |
C | GPP_R19 / DDP2_CTRLDATA | O | Control Data. |
D | GPP_R12 / ISH_SPI_CS# / DDP3_CTRLCLK / GSPI2_CS0# | I | Control Clock. |
D | GPP_R13 / ISH_SPI_CLK / DDP3_CTRLDATA / GSPI2_CLK | O | Control Data. |
E | GPP_R14 / ISH_SPI_MISO / DDP4_CTRLCLK / GSPI2_MISO | I | Control Clock. |
E | GPP_R15 / ISH_SPI_MOSI / DDP4_CTRLDATA / GSPI2_MOSI | O | Control Data. |