Intel® 500 Series Chipset Family On-Package PCH Datasheet Volume 1

Datasheet

ID 631119
Date 13/07/2021 00:00:00
Public Content
Document Table of Contents

I/O Signal Planes and States

Signal Name

Power Plane

During Reset3

Immediately after Reset3

S4/S5

Deep Sx

SATA_​LED#

Primary

Undriven

Undriven

Undriven

OFF

DEVSLP01

Primary

Undriven

Undriven

Driven Low

OFF

SATAGP0

SATAGP12

Primary

Undriven

Undriven

Undriven

OFF

SATAXPCIE0

SATAXPCIE12

Primary

Internal Pull-up

Internal Pull-up

Undriven

OFF

Notes:
  1. Pin defaults to GPIO mode. The pin state during and immediately after reset follows default GPIO mode pin state. The pin state for S0 to Deep Sx reflects assumption that GPIO Use Select register was programmed to native mode functionality. If GPIO Use Select register is programmed to GPIO mode, refer to Multiplexed GPIO (Defaults to GPIO Mode) section for the respective pin states in S0 to Deep Sx.
  2. Pin defaults to Native mode as SATAXPCIEx depends on soft-strap.
  3. Reset reference for primary well pins is RSMRST#.