Intel® Core™ Ultra Processors for H-series and U-series Platforms CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 795258 | 07/29/2024 | Public |
D0:F0 Host Bridge and DRAM Controller - MCHBAR Memory Controller (part 1) Registers
This chapter documents the Memory Controller MCHBAR registers.
Base address of these registers are defined in the MCHBAR_0_0_0_PCI register in Bus 0, Device 0, Function 0.
The processor has 2 memory controllers. Each memory controller has 2 channels. Each channel can drive up to 2 sub channels depending on the memory type:
• LPDDR5:
— 2 Memory controllers
— 2 Channels per memory controller (total 4)
— 2 sub channels per channel (total 8)
• DDR5:
— 2 Memory controllers
— 2 Channels per memory controller (total 4)
— No sub channels
The MCHBAR exposes 3 sets of memory controller registers per controller for channel 0, channel 1 as well as broadcast.
• Memory Controller 0 (MC0)
— Channel 0 offset range: E000h-E7FFh
— Channel 1 offset range: E800h-EFFFh
— Broadcast offset range: F000h-F7FFh
— Shared registers: D800h-DFFFh
• Memory Controller 1 (MC1)
— Channel 0 offset range: 1E000h-1E7FFh
— Channel 1 offset range: 1E800h-1EFFFh
— Broadcast offset range: 1F000h-1F7FFh
— Shared registers: 1D800h-1DFFFh
Memory Controller Broadcast register behavior is to write to all channels of the same memory controller and read from channel 0.
Note: For brevity, only Channel 0 and the shared registers of MC0 are documented:
• MC0 Channel 1: MC0 Channel 0 + 0800h
• MC0 Broadcast: MC0 Channel 0 + 1000h
• MC1 Channel 0: MC0 Channel 0 + 10000h
• MC1 Channel 1: MC0 Channel 0 + 10800h
• MC1 Broadcast: MC0 Channel 0 + 11000h
• MC1 Shared: MC0 Shared + 10000h
| Offset | Size (Bytes) | Register Name (Register Symbol) | Scope | Default Value |
|---|---|---|---|---|
| 13d00h | 4 | MemSS PMA BIOS memory configuration register (MEMSS_PMA_CR_BIOS_MEM_CONFIG) | Package | 00000000h |
| 13d04h | 4 | MemSS PMA memory configuration register (MEMSS_PMA_CR_MEM_CONFIG) | Package | 00000000h |
| 13d08h | 4 | Package | 00000000h | |
| 13d0ch | 4 | Package | 00000000h | |
| 13d10h | 4 | Package | 00000000h | |
| 13d14h | 4 | MemSS PMA BIOS mailbox register (MEMSS_PMA_CR_BIOS_MAILBOX) | Package | 00000000h |
| 13d18h | 4 | MemSS PMA BIOS error status register (MEMSS_PMA_CR_BIOS_ERROR_STATUS) | Package | 000000FFh |
| 13d40h | 4 | Package | 00000000h | |
| 13d44h | 4 | Package | 00000000h | |
| 13dc4h | 4 | Counter increments by 1 every SBCLK cycle when CMI PLL is locked (PKG_MC_C0_Lo) | Package | 00000000h |
| 13dc8h | 4 | Package | 00000000h | |
| 13dcch | 4 | Package | 00000000h | |
| 13dd0h | 4 | Package | 00000000h |