Intel® 500 Series Chipset Family On-Package PCH Datasheet Volume 1
Datasheet
Signal Description
Name | Type | Description |
---|---|---|
GPIO fixed functions (Signals for Integrated Connectivity (CNVi) and Discrete Connectivity (CNVd) functions) | ||
| I/O | For CNVi: Unused For discrete connectivity with UART host support: Optional Bluetooth* I2S bus clock |
GPP_F4 / CNV_RF_RESET# | I/O | For CNVi: RF companion (CRF) reset signal, active low. Require a 75 kohm Pull-Down on platform/motherboard level. It is recommended not to use it for bootstrapping during early Platform init flows. For discrete connectivity with UART host support: Optional Bluetooth* I2S bus sync |
GPP_A9 / I2S2_TXD / MODEM_CLKREQ / CRF_XTAL_CLKREQ / DMIC_CLK_A1 | O | For CNVi: Clock request signal. Used to request the RF companion clock (38.4 MHz Ref clock). |
GPP_F0 / CNV_BRI_DT / UART0_RTS# | O | For CNVi: BRI bus TX. For discrete connectivity with UART host support: Bluetooth* UART RTS# |
GPP_F1 / CNV_BRI_RSP / UART0_RXD | I | For CNVi: BRI bus RX. For discrete connectivity with UART host support: Bluetooth* UART RXD |
GPP_F2 / CNV_RGI_DT / UART0_TXD | O | For CNVi: RGI bus TX. For discrete connectivity with UART host support: Bluetooth* UART TXD |
GPP_F3 / CNV_RGI_RSP / UART0_CTS# | I | For CNVi: RGI bus RX. For discrete connectivity with UART host support: Bluetooth* UART CTS# |
GPP_F6 / CNV_PA_BLANKING | I/O | For CNVi and discrete connectivity : Optional WLAN/Bluetooth* WWAN co-existence signal. Used to be co-existence signal for external GNSS solution |
| I | For CNVi and discrete connectivity : Optional WLAN/Bluetooth* WWAN co-existence signal (Input) |
| O | For CNVi and discrete connectivity : Optional WLAN/Bluetooth* WWAN co-existence signal (Output) |
Fixed special purpose I/O | ||
CNVi_WT_CLKP | O | CNVio bus TX CLK+ |
CNVi_WT_CLKN | O | CNVio bus TX CLK- |
CNVi_WT_D0P | O | CNVio bus Lane 0 TX+ |
CNVi_WT_D0N | O | CNVio bus Lane 0 TX- |
CNVi_WT_D1P | O | CNVio bus Lane 1 TX+ |
CNVi_WT_D1N | O | CNVio bus Lane 1 TX- |
CNVi_WR_CLKP | I | CNVio bus RX CLK+ |
CNVi_WR_CLKN | I | CNVio bus RX CLK- |
CNVi_WR_D0P | I | CNVio bus Lane 0 RX+ |
CNVi_WR_D0N | I | CNVio bus Lane 0 RX- |
CNVi_WR_D1P | I | CNVio bus Lane 1 RX+ |
CNVi_WR_D1N | I | CNVio bus Lane 1 RX- |
CNVi_WT_RCOMP | O | Wi-Fi* DPHY RCOMP, analog connection point for an external bias resistor to ground |
Selectable special purpose I/O | ||
| I/O | Bluetooth* USB host bus (positive) for discrete connectivity. Optional to connect to a Bluetooth* USB+ pin on the Bluetooth* module. |
| I/O | Bluetooth* USB host bus (negative) for discrete connectivity. Optional to connect to a Bluetooth* USB+ pin on the Bluetooth* module. |
PCIE12_TXP / SATA1_TXP | O | Wi-Fi* PCIe* host bus TX (positive) for discrete connectivity. Optional to connect to a Wi-Fi* PCIe* PERp0 pin on the Wi-Fi* module. This is the recommended port but other PCIe* ports can be selected for this function. |
PCIE12_TXN / SATA1_TXN | O | Wi-Fi* PCIe* host bus TX (negative) for discrete connectivity. Optional to connect to a Wi-Fi* PCIe* PERn0 pin on the Wi-Fi* module. This is the recommended port but other PCIe* ports can be selected for this function. |
PCIE12_RXP / SATA1_RXP | I | Wi-Fi* PCIe* host bus RX (positive) for discrete connectivity. Optional to connect to a Wi-Fi* PCIe* PETp0 pin on the Wi-Fi* module. This is the recommended port but other PCIe* ports can be selected for this function. |
PCIE12_RXN / SATA1_RXN | I | Wi-Fi* PCIe* host bus RX (negative) for discrete connectivity. Optional to connect to a Wi-Fi* PCIe* PETn0 pin on the Wi-Fi* module. This is the recommended port but other PCIe* ports can be selected for this function. |
CLKOUT_PCIE_P3 | O | Wi-Fi* PCIe* host bus clock (positive) for discrete connectivity. Optional to connect to a Wi-Fi* PCIe* REFCLKp pin on the Wi-Fi* module. This is the recommended clock signal but other PCIe* clocks can be selected for this function. |
CLKOUT_PCIE_N3 | O | Wi-Fi* PCIe* host bus clock (negative) for discrete connectivity. Optional to connect to a Wi-Fi* PCIe* REFCLKp pin on the Wi-Fi* module. This is the recommended clock signal but other PCIe* clocks can be selected for this function. |
CL_RST# | O | Wi-Fi* CLINK host bus reset for discrete connectivity with CLINK support (Intel® vPro™). Optional to connect to a Wi-Fi* CLINK reset pin on the Intel® vPro™ Wi-Fi* module. |
CL_DATA | I/O | Wi-Fi* CLINK host bus data for discrete connectivity with CLINK support (Intel® vPro™). Optional to connect to a Wi-Fi* CLINK data pin on the Intel® vPro™ Wi-Fi* module. |
CL_CLK | O | Wi-Fi* CLINK host bus clock for discrete connectivity with CLINK support (Intel® vPro™). Optional to connect to a Wi-Fi* CLINK clock pin on the Intel® vPro™ Wi-Fi* module. |