12th Generation Intel® Core™ Processor Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767626 | 07/13/2023 | Public |
Egress Port VC Capability Register 1 (EPPVCCAP1) – Offset 4
Egress Port VC Capability Register 1
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:12 | 0h | RO | Reserved |
11:10 | 0x0 | RO | Port Arbitration Table Entry Size (PATES) Indicates that the size of the Port Arbitration table entry is 1 bit. |
9:8 | 0x0 | RO | Reference Clock (RC) Indicates the reference clock for Virtual Channels that support time-based WRR Port Arbitration. 00: 100 ns |
7 | 0h | RO | Reserved |
6:4 | 0x0 | RO | Low Priority Extended VC Count (LPEVCC) Indicates the number of (extended) |
3 | 0h | RO | Reserved |
2:0 | 0x1 | RW/L | Extended VC Count (EVCC) Indicates the number of (extended) Virtual Channels in addition to the default VC supported by the device. |