12th Generation Intel® Core™ Processor Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767626 | 07/13/2023 | Public |
GNA Base Address Low (GNABAL) – Offset 10
GNA Base Address Low:
Lower 32-bits of the GNA Base Address register.
The GMM Base Address register may be accessed with Double Word (32bit) read/write operations.
In 32-bit OS, the address specified may be limited by 32-bit of space, and the renaming bits must stay with their default values
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:12 | 0x0 | RW | Memory Base Address Low (BAL) Memory Base Address Low |
11:4 | 0x0 | RO | Address Mask (ADDRMSK) Address Mask |
3 | 0x0 | RO | Prefetchable Memory (PREF) Hardwired to 0 indicating that this range is not prefetchable |
2:1 | 0x2 | RO | Memory Type (MEMTY) Memory Type: |
0 | 0x0 | RO | Space Type (SPTY) Space Type: |