12th Generation Intel® Core™ Processor Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767626 | 07/13/2023 | Public |
IMR5BASE (IMR5BASE_0_0_0_MCHBAR_IMPH) – Offset 79A0
Specifies bits 41:10 of the start address of IMR5 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR5_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR5 defined region.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:0 | 0x0 | RW | IMR5_BASE (IMR5_BASE) IMR5_BASE - Specifies bits 41:10 of the start address of IMR5 region. IMR region size must be a strict power of two, at least 1KB, and naturally aligned to the size. These bits are compared with the result of the IMR5_MASK[31:0] applied to bits 41:10 of the incoming address, to determine if an access falls within the IMR0 defined region. |