12th Generation Intel® Core™ Processor Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767626 | 07/13/2023 | Public |
Lane 2 And Lane 3 Equalization Control (L23EC) – Offset A40
Lane 2 And Lane 3 Equalization Control
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31 | 0h | RO | Reserved |
30:28 | 0x7 | RW | Upstream Port Lane 3 Receiver Preset Hint (UPL3RPH) Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. |
27:24 | 0xF | RW | Upstream Port Lane 3 Transmitter Preset Hint (UPL3TP) Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. |
23 | 0h | RO | Reserved |
22:20 | 0x7 | RW | Downstream Port Lane 3 Receiver Preset Hint (DPL3RPH) Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. |
19:16 | 0xF | RW | Downstream Port Lane 3 Transmitter Preset (DPL3TP) Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. |
15 | 0h | RO | Reserved |
14:12 | 0x7 | RW | Upstream Port Lane 2 Receiver Preset Hint (UPL2RPH) Field contains the Receiver Preset Hint value sent or received during Port 8 GT/s Link Equalization. |
11:8 | 0xF | RW | Upstream Port Lane 2 Transmitter Preset (UPL2TP) Field contains the Transmitter Preset value sent or received during Port 8 GT/s Link Equalization. |
7 | 0h | RO | Reserved |
6:4 | 0x7 | RW | Downstream Port Lane 2 Receiver Preset Hint (DPL2RPH) Receiver Preset Hint may be used as a hint for 8 GT/s receiver equalization by this Port when the Port is operating as a Downstream Port. |
3:0 | 0xF | RW | Downstream Port Lane 2 Transmitter Preset (DPL2TP) Transmitter Preset used for 8 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. |