12th Generation Intel® Core™ Processor Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767626 | 07/13/2023 | Public |
Mirror of Device Enable (DEVEN0_0_2_0_PCI) – Offset 54
Mirror of DEVEN_0_0_0_PCI.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15 | 0h | RO | Reserved |
14 | 0x0 | RO/V | CHAP Enable (D7EN) 0: Device 7 is disabled |
13 | 0x0 | RO | Device 6 Enable (D6EN) 0: Device 6 is disabled |
12:11 | 0h | RO | Reserved |
10 | 0x0 | RO | Device 5 Enable (D5EN) 0: Device 5 is disabled |
9:8 | 0h | RO | Reserved |
7 | 0x1 | RO/V | Device 4 Enable (D4EN) 0: Device 4 is disabled |
6 | 0h | RO | Reserved |
5 | 0x1 | RO/V | Device 3 Enable For Display HD Audio (D3EN) 0: Device 3 is disabled |
4 | 0x1 | RO/V | Internal Graphics Engine (D2EN) 0: Bus 0 Device 2 is disabled and hidden |
3 | 0x1 | RO/V | PEG10 Enable (D1F0EN) Device 1, Function 0 is enabled |
2 | 0x1 | RO/V | PEG11 Enable (D1F1EN) Device 1, Function 1 is enabled |
1 | 0x1 | RO/V | PEG12 Enable (D1F2EN) Device 1, Function 2 is enabled |
0 | 0x1 | RO | Host Bridge Enable (D0EN) Device 0, Function 0 is enabled |