12th Generation Intel® Core™ Processor Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767626 | 07/13/2023 | Public |
MTRR Capability Register (MTRRCAP_0_0_0_VTDBAR) – Offset 100
Register reporting the Memory Type Range Register Capability. This register is treated as RsvdZ by implementations reporting Memory Type Support (MTS) as not supported in the Extended Capability register.
When implemented, value reported in this register must match IA32_MTRRCAP Model Specific Register (MSR) value reported by the host IA-32 processor(s).
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
63:11 | 0h | RO | Reserved |
10 | 0x0 | RO | Write Combining (WC) 0: Write-combining (WC) memory type is not supported. |
9 | 0h | RO | Reserved |
8 | 0x0 | RO | Fixed Range MTRRs Supported (FIX) 0: No fixed range MTRRs are supported |
7:0 | 0x0 | RO | Variable MTRR Count (VCNT) Indicates number of variable range MTRRs are supported. |