12th Generation Intel® Core™ Processor Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767626 | 07/13/2023 | Public |
Physical Layer 16.0 GT/s Lane 23 Equalization Control Register (PL16L23EC) – Offset ABE
Physical Layer 16.0 GT/s Lane 23 Equalization Control Register
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15:12 | 0xF | RW | Upstream Port 16 GT/s Port Lane 3 Transmitter Preset (UP16L3TP) Field contains the Transmit Preset value sent or received during Port 16 GT/s Link Equalization. |
11:8 | 0xF | RW | Downstream Port 16 GT/s Lane 3 Transmitter Preset (DP16L3TP) Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. |
7:4 | 0xF | RW | Upstream Port 16 GT/s Port Lane 2 Transmitter Preset (UP16L2TP) Field contains the Transmit Preset value sent or received during Port 16 GT/s Link Equalization. |
3:0 | 0xF | RW | Downstream Port 16 GT/s Lane 2 Transmitter Preset (DP16L2TP) Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. |