12th Generation Intel® Core™ Processor Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767626 | 07/13/2023 | Public |
Slot Control (SLCTL) – Offset 58
Slot Control
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15:14 | 0h | RO | Reserved |
13 | 0x0 | RW | Auto Slot Power Limit Disable (ASPLD) When set, this bit disables automatic sending of Set_Slot_Power_Limit message when the link transitions from non-DL_Up status to DL_Up status. |
12 | 0x0 | RW | Data Link Layer State Changed Enable (DLLSCE) When set, this field enables generation of a hot plug interrupt when the Data Link Layer Link Active field is changed. |
11 | 0x0 | RO | Electromechanical Interlock Control (EMIC) Reserved as this port does not support an Electromechanical Interlock. |
10 | 0x0 | RO | Power Controller Control (PCC) This bit has no meaning for module based hot plug. |
9:8 | 0x0 | RO | Power Indicator Control (PIC) This register is RO as this port does not implement a Hot Plug Controller. |
7:6 | 0x0 | RO | Attention Indicator Control (AIC) This register is RO as this port does not implement a Hot Plug Controller. |
5 | 0x0 | RW | Hot Plug Interrupt Enable (HPE) When set, enables generation of a hot plug interrupt on enabled hot plug events. |
4 | 0x0 | RO | Command Completed Interrupt Enable (CCE) This register is RO as this port does not implement a Hot Plug Controller. |
3 | 0x0 | RW | Presence Detect Changed Enable (PDE) When set, enables the generation of a hot plug interrupt or wake message when the presence detect logic changes state. |
2 | 0x0 | RO | MRL Sensor Changed Enable (MSE) This register is RO as this port does not implement a Hot Plug Controller. |
1 | 0x0 | RO | Power Fault Detected Enable (PFE) This register is RO as this port does not implement a Hot Plug Controller. |
0 | 0x0 | RO | Attention Button Pressed Enable (ABE) This register is RO as this port does not implement a Hot Plug Controller. |