12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Capabilities E (CAPID0_E_0_0_0_PCI) – Offset F0
Processor capability enumeration.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:25 | 0h | RO | Reserved |
24 | 0x0 | RW/L | Crash Log Device 10 Disable (CRASHLOG_DIS) 0: Device 10 associated memory spaces are accessible. |
23:13 | 0x0 | RW/L | VDDQ_TX Maximum VID (VDDQ_VOLTAGE_MAX) VDDQ_TX Maximum VID value. |
12 | 0x0 | RW/L | IBECC Disable (IBECC_DIS) 0: IBECC enabled. |
11:7 | 0x0 | RW/L | Maximum DDR5 Frequency (MAX_DATA_RATE_DDR5) DDR5 Maximum Frequency Capability in 266Mhz units. |
6 | 0x0 | RW/L | DDR5 Support (DDR5_EN) 0: DDR5 memory is not supported |
5:1 | 0x0 | RW/L | Maximum LPDDR5 Frequency (MAX_DATA_RATE_LPDDR5) LPDDR5 Maximum Frequency Capability in 266Mhz units. |
0 | 0x0 | RW/L | LPDDR5 Support (LPDDR5_EN) 0: LPDDR5 memory is not supported |