12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Configurable TDP Level 2 (CONFIG_TDP_LEVEL2_0_0_0_MCHBAR_PCU) – Offset 5F48
Level 2 Configurable TDP settings.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
63 | 0h | RO | Reserved |
62:48 | 0x0 | RO/V | Minimum Package Power (PKG_MIN_PWR) Minimum package power setting allowed for this Configurable TDP level. |
47 | 0h | RO | Reserved |
46:32 | 0x0 | RO/V | Maximum Package Power (PKG_MAX_PWR) Maximum package power setting allowed for this Configurable TDP level. |
31:24 | 0h | RO | Reserved |
23:16 | 0x0 | RO/V | TDP Ratio (TDP_RATIO) TDP ratio for this Configurable TDP Level. |
15 | 0h | RO | Reserved |
14:0 | 0x0 | RO/V | Package TDP (PKG_TDP) Power Limit (PL1) for this Configurable TDP level. |