12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
DMI Link Entry 1 Description (DMILE1D_0_0_0_DMIBAR) – Offset 50
First part of a Link Entry which declares an internal link to another Root Complex Element.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:24 | 0x0 | RW/L | Target Port Number (TPN) Specifies the port number associated with the element targeted by this link entry (egress port of PCH). The target port number is with respect to the component that contains this element as specified by the target component ID. |
23:16 | 0x0 | RW/L | Target Component ID (TCID) Identifies the physical component that is targeted by this link entry. |
15:2 | 0h | RO | Reserved |
1 | 0x0 | RO | Link Type (LTYP) Indicates that the link points to memory-mapped space (for RCRB). |
0 | 0x0 | RW/L | Link Valid (LV) 0: Link Entry is not valid and will be ignored. |