12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 767625 | 07/13/2023 | Public |
Intra-Channel 0 Decode Parameters (MAD_INTRA_CH0_0_0_0_MCHBAR) – Offset D804
This register holds parameters used by the DRAM decode stage.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:15 | 0h | RO | Reserved |
| 14 | 0x0 | RW | CRC Mode Enable (CRC) 0b: Disabled |
| 13:12 | 0x0 | RW | ECC Channel Configuration (ECC) 0: No ECC active in the channel. |
| 11:9 | 0h | RO | Reserved |
| 8 | 0x0 | RW | Enhanced Interleaving Mode (EIM) 0b: Disabled |
| 7:1 | 0h | RO | Reserved |
| 0 | 0x0 | RW | DIMM L Mapping (DIMM_L_MAP) Virtual DIMM L mapping to physical DIMM |