12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 767625 | 07/13/2023 | Public |
Link Control (LCTL) – Offset 50
Link Control
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 15:12 | 0x0 | RO | Reserved (RSVD_M) Reserved. |
| 11 | 0x0 | RW | Link Autonomous Bandwidth Interrupt Enable (LABIE) Link Autonomous Bandwidth Interrupt Enable - When Set, this bit enables the generation of an interrupt to indicate that the Link Autonomous Bandwidth Status bit has been Set. |
| 10 | 0x0 | RW | Link Bandwidth Management Interrupt Enable (LBMIE) When Set, this bit enables the generation of an interrupt to indicate that the Link Bandwidth Management Status bit has been Set. |
| 9 | 0x0 | RW | Hardware Autonomous Width Disable (HAWD) When Set, this bit disables hardware from changing the Link width for reasons other than attempting to correct unreliable Link operation by reducing Link width. |
| 8 | 0x0 | RO | Enable Clock Power Management (ECPM) Not supported on Root Ports. |
| 7 | 0x0 | RW | Extended Synch (ES) Extended Sync |
| 6 | 0x0 | RW | Common Clock Configuration (CCC) When set, indicates that the Root Port and device are operating with a distributed common reference clock. |
| 5 | 0x0 | WO | Retrain Link (RL) When set, the root port will train its downstream link. This bit always returns 0 when read. Software uses LSTS.LT and LSTS.LTE to check the status of training. |
| 4 | 0x0 | RW | Link Disable (LD) When set, the root port will disable the link by directing the LTSSM to the Disabled state. |
| 3 | 0x0 | RW/O | Read Completion Boundary Control (RCBC) Indicates the read completion boundary is 64 bytes. |
| 2 | 0h | RO | Reserved |
| 1:0 | 0x0 | RW | Active State Link PM Control (ASPM) Indicates whether the root port should enter L0s or L1 or both. |