12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 767625 | 07/13/2023 | Public |
MSI Capability 0: MSI Capability Config (TBT_DMA_CFG_MSIREG_DW0_INST) – Offset 88
MSI Capability Config
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:25 | 0x0 | RO | Reserved (RESERVED_31) See Description in PCI Local Bus Specification |
| 24 | 0x0 | RO | Per vector masking capable (PER_VECTOR_MASKING_CAPABLE) See Description in PCI Local Bus Specification |
| 23 | 0x1 | RO | b64 address capable (B64_ADDRESS_CAPABLE) See Description in PCI Local Bus Specification |
| 22:20 | 0x0 | RW | Multiple Message Enable (MULTIPLE_MESSAGE_ENABLE) See Description in PCI Local Bus Specification |
| 19:17 | 0x0 | RO | Multiple Message Capable (MULTIPLE_MESSAGE_CAPABLE) See Description in PCI Local Bus Specification |
| 16 | 0x0 | RW | MSI Enable (MSI_ENABLE) See Description in PCI Local Bus Specification |
| 15:8 | 0xA0 | RO | NextCapability Pointer (NEXT_CAPABILITY_POINTER) See Description in PCI Local Bus Specification |
| 7:0 | 0x5 | RO | Capability ID (CAPABILITY_ID) See Description in PCI Local Bus Specification |