12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
PCI Status (PCISTS_0_14_0_PCI) – Offset 6
PCISTS is a 16-bit status register that reports the occurrence of a PCI compliant Master Abort (MA) and PCI compliant Target Abort (TA).
PCISTS also indicates the DEVSEL# timing that has been set by the VMD.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15 | 0x0 | RO | Detected Parity Error (DPE) Detected Parity Error. Not used by VMD. |
14 | 0x0 | RO | Signaled System Error (SSE) Signaled System Error. Not used by VMD. |
13 | 0x0 | RO | Received Master Abort (RMA) Received Master Abort. Not used by VMD. |
12 | 0x0 | RO | Received Target Abort (RTA) Received Target Abort. Not used by VMD. |
11 | 0x0 | RO | Signaled Target Abort (STA) Signaled Target Abort. Not used by VMD. |
10:9 | 0x0 | RO | DEVSEL# Timing Status (DEVSEL_Timing) Reserved per PCI-Express spec |
8 | 0x0 | RO | Master Data Parity Error Detected (MDPE) Master Data Parity Error. Not used by VMD. |
7 | 0x0 | RO | Fast Back to Back Capable (Fast_Back_To_Back) Not applicable to VMD. Hardwired to 0. |
6 | 0h | RO | Reserved |
5 | 0x0 | RO | Primary 66 MHz Capable (pci66MHz_capable) Not applicable to VMD. Hardwired to 0. |
4 | 0x1 | RO | Capabilities List (Capabilities_List) This bit indicates the presence of a capabilities list structure. |
3 | 0x0 | RO | Interrupt Status (INTx_Status) Indicates a pending INTx interrupt. Not used by VMD. |
2:0 | 0h | RO | Reserved |