12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Physical Layer 16.0 GT/s Lane 45 Equalization Control (PL16L45EC) – Offset AC0
Physical Layer 16.0 GT/s Lane 45 Equalization Control
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15:12 | 0xF | RW | Upstream Port 16 GT/s Port Lane 5 Transmitter Preset (UP16L5TP) Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. |
11:8 | 0xF | RW | Downstream Port 16 GT/s Lane 5 Transmitter Preset (DP16L5TP) Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. |
7:4 | 0xF | RW | Upstream Port 16 GT/s Port Lane 4 Transmitter Preset (UP16L4TP) Field contains the Transmitter Preset value sent or received during Port 16 GT/s Link Equalization. |
3:0 | 0xF | RW | Downstream Port 16 GT/s Lane 4 Transmitter Preset (DP16L4TP) Transmitter Preset used for 16 GT/s equalization by this Port when the Port is operating as a Downstream Port. This field is ignored when the Port is operating as an Upstream Port. |