12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Physical Layer 32.0 GT/s Capability (G5CAP) – Offset AE0
Physical Layer 32.0 GT/s Capability
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:16 | 0x0 | RO | Reserved (RSVD_M) Reserved |
15:11 | 0x0 | RO | Modified TS Reserved Usage Modes (MODTSUSGMDRSVRVD) This field is reserved for future Usage Modes defined by the PCISIG. Must be 0. |
10 | 0x0 | RW/O | Modified TS Usage Mode 2 Supported - Alternate Protocol (MODTSUSGMD2SUP) This bit indicates that this Port supports sending and recieving vendor specific Training Set Messages (Modified TS Usage 001b). |
9 | 0x0 | RW/O | Modified TS Usage Mode 1 Supported - Training Set Message (MODTSUSGMD1SUP) This bit indicates that this Port supports sending and recieving vendor specific Training Set Messages (Modified TS Usage 001b). |
8 | 0x1 | RO | Modified TS Usage Mode 0 Supported - PCI Express (MODTSUSGMD0SUP) This bit indicates that this Port supports PCI Express (Modified TS Usage 000b). This bit must be 1b. |
7:2 | 0h | RO | Reserved |
1 | 0x0 | RW/O | No Equalization Needed Supported (NOEQSUP) When Set, this Port supports controlling whether or not Equalization is needed. |
0 | 0x0 | RW/O | Equalization bypass to highest rate Supported (EQBYPSUP) When Set, this Port supports controlling whether the Port negotiates to skip equalization for speeds other than the highest common supported speed. |