12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Physical Layer 32.0 GT/s Control (G5CTL) – Offset AE4
Physical Layer 32.0 GT/s Control
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:11 | 0x0 | RO | Reserved (RSVD_M) Reserved |
10:8 | 0x0 | RW/P | Modified TS Usage Mode Selected (MODTSUSGSEL) When Clear, this Port indicates during Link Training that is wishes to train to the highest common link data rate and skip equalization of intermediate data rates. |
7:2 | 0h | RO | Reserved |
1 | 0x1 | RW/P | No Equalization Needed Disable (NOEQDIS) When Clear, this Port is permitted to indicate that it does not require equalization. |
0 | 0x0 | RW/P | Equalization bypass to highest rate Disable (EQBYPDIS) When Clear, this Port indicates during Link Training that is wishes to train to the highest common link data rate and skip equalization of intermediate data rates. |