12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Power Management Capabilities (PM_CAP_MMIO) – Offset 8672
Mirror of physical register as PM_CAP. Normally, this register is read-only to report capabilities to the power management software. In order to report different power management capabilities depending on the system in which the Intel PCH is used, the write access to this register is controlled by the Access Control bit (ACCTRL). The value written to this register does not affect the hardware other than changing the value returned during a read.
This register is modified and maintained by BIOS
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15:11 | 0x18 | RW/L | PME Support (PME_SUPPORT) This 5-bit field indicates the power states in which the function may assert PME#. The Intel PCH XHC does not support the D1 or D2 states. For all other states, the Intel PCH XHC is capable of generating PME#. Software should never need to modify this field. |
10 | 0x0 | RW/L | D2 Support (D2_SUPPORT) The D2 state is not supported. |
9 | 0x0 | RW/L | D1 Support (D1_SUPPORT) The D1 state is not supported. |
8:6 | 0x7 | RW/L | Auxiliary Current (AUX_CURRENT) The Intel PCH XHC reports 375mA maximum Suspend well current required when in the D3cold state. This value can be written by BIOS when a more accurate value is known. |
5 | 0x0 | RW/L | Device Specific Initialization (DSI) The Intel PCH reports 0, indicating that no device-specific initialization is required. |
4 | 0x0 | RO | Reserved (RSVD) Reserved |
3 | 0x0 | RW/L | PME Clock (PMECLOCK) The Intel PCH reports 0, indicating that no PCI clock is required to generate PME#. |
2:0 | 0x2 | RW/L | Version (VERSION) The Intel PCH reports 010, indicating that it complies with Revision 1.1 of the PCI Power Management Specification. |