12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Power Management Control/Status (PM_CS_MMIO) – Offset 8674
Mirror of physical register as PM_CS
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15 | 0x0 | RW/1C | PME Status (PME_STATUS) This bit is set when the Intel PCH XHC would normally assert the PME# signal independent of the state of the PME_En bit. Writing a 1 to this bit will clear it and cause the internal PME to deassert (if enabled). Writing a 0 has no effect. This bit must be explicitly cleared by the operating system each time the operating system is loaded. |
14:13 | 0x0 | RO | Data Scale (DATA_SCALE) The Intel PCH hardwires these bits to 00 because it does not support the associated Data register. |
12:9 | 0x0 | RO | Data Select (DATA_SELECT) The Intel PCH hardwires these bits to 0000 because it does not support the associated Data register. |
8 | 0x0 | RW | PME Enable (PME_EN) A 1 enables the Intel PCH XHC to generate an internal PME signal when PME_Status is 1. This bit must be explicitly cleared by the operating system each time it is initially loaded. |
7:4 | 0x0 | RO | Reserved (RSVD) Reserved |
3 | 0x1 | RW/L | No Soft Reset (NSR) No_Soft_Reset - When set ("1"), this bit indicates that devices transitioning from D3hot to D0 because of PowerState commands do not perform an internal reset. Configuration Context is preserved. Upon transition from the D3hot to the D0 Initialized state, no additional operating system intervention is required to preserve Configuration Context beyond writing the PowerState bits. |
2 | 0x0 | RO | Reserved (RSVD2) Reserved |
1:0 | 0x0 | RW | Power State (POWERSTATE) This 2-bit field is used both to determine the current power state of XHC function and to set a new power state. The definition of the field values are: |