12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
Root Control (RCTL) – Offset 5C
Root Control
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15:5 | 0x0 | RO | Reserved (RSVD_M) Reserved. |
4 | 0x0 | RW | CRS Software Visibility Enable (CRSSVE) This bit, when set, enables the Root Port to return Configuration Retry Status (CRS) Completion status to software. |
3 | 0x0 | RW | PME Interrupt Enable (PIE) When set, enables interrupt generation when RSTS.PS is in a set state (either due to a 0 to 1 transition, or due to this bit being set with RSTS.PS already set). |
2 | 0x0 | RW | System Error on Fatal Error Enable (SFE) When set, an SERR# will be generated if a fatal error is reported by any of the devices in the hierarchy of this root port, including fatal errors in this root port. This register is not dependent on CMD.SEE being set. |
1 | 0x0 | RW | System Error on Non-Fatal Error Enable (SNE) When set, an SERR# will be generated if a non-fatal error is reported by any of the devices in the hierarchy of this root port, including non-fatal errors in this root port. This register is not dependent on CMD.SEE being set. |
0 | 0x0 | RW | System Error on Correctable Error Enable (SCE) When set, an SERR# will be generated if a correctable error is reported by any of the devices in the hierarchy of this root port, including correctable errors in this root port. This register is not dependent on CMD.SEE being set. |