12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
SCI DMI Special Cycle (SCICMD_0_0_0_PCI) – Offset CE
This register enables various errors to generate an SCI DMI special cycle. When an error flag is set in the ERRSTS register, it can generate an SERR, SMI, or SCI DMI special cycle when enabled in the ERRCMD, SMICMD, or SCICMD registers, respectively. Note that one and only one message type can be enabled.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15:12 | 0h | RO | Reserved |
11 | 0x0 | RW | MC1 DDR5 CRC Error (MC1_DDR5_CRC) This bit is deprecated. |
10 | 0x0 | RW | MC0 DDR5 CRC Error (MC0_DDR5_CRC) This bit is deprecated. |
9 | 0x0 | RW | SCI on Multiple Bit Error (MC1_DMESCI) This bit is deprecated. |
8 | 0x0 | RW | SCI on Single Bit Error (MC1_DSESCI) This bit is deprecated. |
7 | 0x0 | RO | IBECC Uncorrectable Error (IBECC_UC) This bit is deprecated and kept for backwards compatibility. |
6 | 0x0 | RO | IBECC Correctable Error (IBECC_COR) This bit is deprecated and kept for backwards compatibility. |
5 | 0x0 | RW | SMI on FMHC Unsupported Request Event (FMUR) SCI on FMHC unsupported request event |
4 | 0x0 | RW | SCI on FMHC CA event (FMCA) SCI on FMHC CA event |
3 | 0x0 | RW | SCI on FMI Asynchronous Notification (FMIAN) SCI on FMI Asynchronous Notification error event |
2 | 0x0 | RW | SCI on FMHC thermal event (FMITHERMERR) SCI on FMHC thermal event |
1 | 0x0 | RW | SCI on Multiple Bit Error (MC0_DMESCI) 1: The Host generates an SCI DMI message when it detects a multiple-bit error reported by the DRAM controller. |
0 | 0x0 | RW | SCI on Single Bit Error (MC0_DSESCI) 1: The Host generates an SCI DMI special cycle when the DRAM controller detects a single bit error. |