12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
VS CAP 22: YFL Vendor Configuration Bits (TBT_DMA_CFG_VS_CAP_22) – Offset FC
YFL Vendor Configuration Bits
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:24 | 0x6 | RW | dma active delay (DMA_ACTIVE_DELAY) Initial value for DMA delay counter before stopping clock request. |
23:16 | 0x6 | RW | D3 Reset Counter Length (D3_RESET_COUNTER_LENGTH) Initial Value for D3 reset counter. |
15:13 | 0x0 | RW | fix gap between cp val (FIX_GAP_BETWEEN_CP_VAL) Fix Gap Between Completion Value |
12:8 | 0x10 | RW | Idle Request Timeout Value (CFG_SCR_IDLE_REQ_TOUT_VAL) Fix Gap Between Completion Enable |
7 | 0x0 | RW/1C/V | Unsupported Request Detected (URD) Indicates that the Function received an Unsupported Request |
6 | 0x0 | RW | Unsupported Request Reporting Enable (URRE) Controls the signaling of Unsupported Request Errors by sending error Messages |
5 | 0x0 | RW | Fix Gap Between Completion Enable (FIX_GAP_BETWEEN_CP_EN) Enable gap between Completion enables. |
4 | 0x0 | RW | LAN Disable (FUNC_CFG_LANDIS) Vendor LAN disable bit. |
3 | 0x0 | RW | Disable UR Completion Fix (FEXTNVM12_UR_CMPL_FIX_DIS) Disable Unsupported Response Completion Fix |
2 | 0x0 | RW | Force Reread Imr (CB_FORCE_REREAD_IMR) Force reread of IMR |
1 | 0x0 | RW | Force Power (FORCE_POWER) Force Power cycle. Sets IMR load needed. |
0 | 0x0 | RW | RTD3 Enable (RTD3_ENABLE) 0: Disable TRD3 |