12th Generation Intel® Core™ Processors Datasheet Volume 2 of 2
ID | Date | Version | Classification |
---|---|---|---|
767625 | 07/13/2023 | Public |
XHC Latency Tolerance Parameters High Idle Time Control (XLTP_HITC) – Offset 817C
XHC Latency Tolerance Parameters High Idle Time Control
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:29 | 0x0 | RO | Reserved (RSVD) Reserved |
28:16 | 0x5 | RW | Minimum High Idle Time (MHIT) This is the minimum schedule idle time that must be available before a "High" LTR value can be indicated. |
15:13 | 0x0 | RO | Reserved (RSVD_1) Reserved |
12:0 | 0x2 | RW | High Idle Wake Latency (HIWL) This is the latency to access memory from the High Idle Latency state. |