Intel® Core™ Ultra Processors for H-series and U-series Platforms CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 795258 | 12/14/2023 | Public |
A newer version of this document is available. Customers should click here to go to the newest version.
CAS Timing (TC_CAS_0_0_0_MCHBAR) – Offset e070
CAS timing related parameters
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:24 | 6h | RW | Write Latency - CWL/WL (tCWL) Holds DDR timing parameter tCWL (sometimes referred to as tWCL). |
| 23 | 0h | RO | Reserved |
| 22:16 | 5h | RW | Read Latency - CL/RL (tCL) Holds DDR timing parameter tCL. |
| 15:6 | 0h | RO | Reserved |
| 5:0 | 8h | RW | tCCD 32 byte CAS delta (tccd_32_byte_cas_delta) For LPDDR technologies, MC will subtract this value from the following timing turnarounds when a 32 byte Rd/Wr CAS is scheduled: |