Intel® Core™ Ultra Processors for H-series and U-series Platforms CFG and MEM Registers
| ID | Date | Version | Classification |
|---|---|---|---|
| 795258 | 12/14/2023 | Public |
A newer version of this document is available. Customers should click here to go to the newest version.
Graphics System Event (GSE_0_2_0_PCI) – Offset e4
This register can be accessed by either Byte, Word, or DWORD PCI configuration cycles. A write to this register will cause the Graphics System Event display interrupt if it is enabled and unmasked in the display interrupt registers.
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:24 | 0h | RW | Graphics System Event Scratch Trigger 3 (GSE3) Graphics System Event Scratch Trigger 3 |
| 23:16 | 0h | RW | Graphics System Event Scratch Trigger 2 (GSE2) Graphics System Event Scratch Trigger 2 |
| 15:8 | 0h | RW | Graphics System Event Scratch Trigger 1 (GSE1) Graphics System Event Scratch Trigger 1 |
| 7:0 | 0h | RW | Graphics System Event Scratch Trigger 0 (GSE0) Graphics System Event Scratch Trigger 0 |