Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Advanced Error Capabilities And Control (AECC) – Offset 118
This is the Advanced Error Capabilities And Control registers. Refer description for each individual field below for more details of the register functionality.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:13 | 0h | RO | Reserved (RSVD_M) Reserved. |
12 | 0h | RO | Completion Timeout Prefix/Header Log Capable (CTPHLC) If set, this bit indicates that port records the prefix/header of Request TLPs that experience a Completion Timeout error. |
11 | 0h | RO/V/P | TLP Prefix Log Present (TLPPLP) If Set and the First Error Pointer is valid, indicates that the TLP Prefix Log register contains valid information. |
10:9 | 0h | RO | Reserved |
8 | 0h | RO | ECRC Check Enable (ECE) ECRC is not supported. |
7 | 0h | RO | ECRC Check Capable (ECC) ECRC is not supported. |
6 | 0h | RO | ECRC Generation Enable (EGE) ECRC is not supported. |
5 | 0h | RO | ECRC Generation Capable (EGC) ECRC is not supported. |
4:0 | 0h | RO/V/P | First Error Pointer (FEP) Identifies the bit position of the first error reported in the Uncorrectable Error Status Register. |