Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 834576 | 10/10/2024 | 001 | Public |
Device Configuration (DCFG) – Offset c700
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:24 | 0h | RO | Reserved |
| 23 | 0h | RW | IgnStrmPP (IgnStrmPP)
|
| 22 | 0h | RW | LPM Capable (LPMCAP) The application uses this bit to control the LPM |
| 21:17 | 4h | RW | Number of Receive Buffers (NUMP) This bit indicates the number of receive |
| 16:12 | 0h | RW | Interrupt Number (INTRNUM) Indicates interrupt number on which nonendpoint-specific device-related interrupts are generated. |
| 11:10 | 0h | RO | Reserved |
| 9:3 | 0h | RW | Device Address (DEVADDR)
|
| 2:0 | 4h | RW | Device Speed (DEVSPD) Indicates the speed at which the application requires the core to connect, or the maximum speed the application can support: |