Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
FIFO Control (FCR) – Offset 8
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:8 | 0h | NA | Res_31_8 (Res_31_8) Reserved |
7:6 | 0h | WO | RCVR Trigger (RCVR) RCVR Trigger. This is used to select the trigger level in the receiver FIFO at which the Received Data Available Interrupt is generated. The following trigger levels are supported: |
5:4 | 0h | WO | TX Empty Trigger (TET) TX Empty Trigger. This is used to select the empty threshold level at which the THRE Interrupts are generated when the mode is active. The following trigger levels are supported: |
3 | 0h | WO | RSVD (DMAM) Reserved |
2 | 0h | WO | Transmit FIFO Reset (XFIFOR) XMIT FIFO Reset. This resets the control portion of the transmit FIFO and treatsthe FIFO as empty. Note that this bit is 'self-clearing'. It is not necessary to clear this bit. |
1 | 0h | WO | RCVR FIFO Reset (RFIFOR) RCVR FIFO Reset. This resets the control portion of the receive FIFO and treats the FIFO as empty. Note that this bit is 'self-clearing'. It is not necessary to clear this bit. |
0 | 1h | WO | FIFO Enable (FIFOE) FIFO Enable. This enables/disables the transmit (XMIT) and receive (RCVR) FIFOs. |