Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_0) – Offset 240
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:24 | 0h | RO | Reserved |
23 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_23) Same description as bit 0. |
22 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_22) Same description as bit 0. |
21 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_21) Same description as bit 0. |
20 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_20) Same description as bit 0. |
19 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_19) Same description as bit 0. |
18 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_18) Same description as bit 0. |
17 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_17) Same description as bit 0. |
16 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_16) Same description as bit 0. |
15 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_15) Same description as bit 0. |
14 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_14) Same description as bit 0. |
13 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_13) Same description as bit 0. |
12 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_12) Same description as bit 0. |
11 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_11) Same description as bit 0. |
10 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_10) Same description as bit 0. |
9 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_9) Same description as bit 0. |
8 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_8) Same description as bit 0. |
7 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_7) Same description as bit 0. |
6 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_6) Same description as bit 0. |
5 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_5) Same description as bit 0. |
4 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_4) Same description as bit 0. |
3 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_3) Same description as bit 0. |
2 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_2) Same description as bit 0. |
1 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_1) Same description as bit 0. |
0 | 0h | RW/1C/V | GPI General Purpose Events Status (GPI_GPE_STS_GPP_D_0) These bits are set any time the corresponding GPIO pad is set up as an input, under host ownership and the corresponding GPIO signal is high (or low if the corresponding RXINV bit is set). If the corresponding enable bit is set in the GPI_GPE_EN register, then when the GPI_GPE_STS[i] bit is set: |