Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
| ID | Date | Version | Classification |
|---|---|---|---|
| 834576 | 10/10/2024 | 001 | Public |
GPI Interrupt Enable (GPI_IE_GPP_R_0) – Offset 224
| Bit Range | Default | Access | Field Name and Description |
|---|---|---|---|
| 31:13 | 0h | RO | Reserved |
| 12 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_12) Same description as bit 0. |
| 11 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_11) Same description as bit 0. |
| 10 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_10) Same description as bit 0. |
| 9 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_9) Same description as bit 0. |
| 8 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_8) Same description as bit 0. |
| 7 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_7) Same description as bit 0. |
| 6 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_6) Same description as bit 0. |
| 5 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_5) Same description as bit 0. |
| 4 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_4) Same description as bit 0. |
| 3 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_3) Same description as bit 0. |
| 2 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_2) Same description as bit 0. |
| 1 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_1) Same description as bit 0. |
| 0 | 0h | RW | GPI Interrupt Enable (GPI_INT_EN_GPP_R_0) This bit is used to enable/disable the generation of APIC interrupt when the corresponding GPI_INT_STS bit is set. |