Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
GPI Interrupt Status (GPI_IS_GPP_J_0) – Offset 208
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:17 | 0h | RO | Reserved |
16 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_16) Same description as bit 0. |
15 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_15) Same description as bit 0. |
14 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_14) Same description as bit 0. |
13 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_13) Same description as bit 0. |
12 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_12) Same description as bit 0. |
11 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_11) Same description as bit 0. |
10 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_10) Same description as bit 0. |
9 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_9) Same description as bit 0. |
8 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_8) Same description as bit 0. |
7 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_7) Same description as bit 0. |
6 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_6) Same description as bit 0. |
5 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_5) Same description as bit 0. |
4 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_4) Same description as bit 0. |
3 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_3) Same description as bit 0. |
2 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_2) Same description as bit 0. |
1 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_1) Same description as bit 0. |
0 | 0h | RW/1C/V | GPI Interrupt Status (GPI_INT_STS_GPP_J_0) This bit is set to '1' by hardware when either an edge or a level event is detected (See RxEdCfg RxInv) on pad and all the following conditions are true: |