Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
HECI Status (HECI1_STS) – Offset 6
HECI Status Register
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
15 | 0h | RO | Detected Parity Error (DPE) Not implemented, hardwired to 0. |
14 | 0h | RO | Signaled System Error (SSE) Not implemented, hardwired to 0. |
13 | 0h | RO | Received Master-Abort (RMA) Not implemented, hardwired to 0. |
12 | 0h | RO | Received Target Abort (RTA) Not implemented, hardwired to 0. |
11 | 0h | RO | Signaled Target-Abort (STA) Not implemented, hardwired to 0. |
10:9 | 0h | RO | DEVSEL# Timing (DEVT) These bits are hardwired to 00. |
8 | 0h | RO | Master Data Pariy Error Detected (DPD) Not implemented, hardwired to 0. |
7 | 0h | RO | Fast Back-to-Back Capable (FBC) Not implemented, hardwired to 0. |
6 | 0h | RO | Reserved (RSVD_6_6) Reserved. |
5 | 0h | RO | 66 MHz Capable (C66) Not implemented, hardwired to 0. |
4 | 1h | RO | Capabilities List (CL) Indicates the presence of a capabilities list, |
3 | 0h | RO/V | Interrupt Status (IS) Reflects the state |
2:0 | 0h | RO | Reserved (RSVD_2_0) Reserved. |