Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Lane Error Status (LES) – Offset a38
This is the Lane Error Status registers. Refer description for each individual field below for more details of the register functionality.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:16 | 0h | RO | Reserved (RSVD_M) Reserved. |
15 | 0h | RW/1C/V/P | Lane 15 Error Status (L15ES) Lane 15 detected a Lane-based error. |
14 | 0h | RW/1C/V/P | Lane 14 Error Status (L14ES) Lane 14 detected a Lane-based error. |
13 | 0h | RW/1C/V/P | Lane 13 Error Status (L13ES) Lane 13 detected a Lane-based error. |
12 | 0h | RW/1C/V/P | Lane 12 Error Status (L12ES) Lane 12 detected a Lane-based error. |
11 | 0h | RW/1C/V/P | Lane 11 Error Status (L11ES) Lane 11 detected a Lane-based error. |
10 | 0h | RW/1C/V/P | Lane 10 Error Status (L10ES) Lane 10 detected a Lane-based error. |
9 | 0h | RW/1C/V/P | Lane 9 Error Status (L9ES) Lane 9 detected a Lane-based error. |
8 | 0h | RW/1C/V/P | Lane 8 Error Status (L8ES) Lane 8 detected a Lane-based error. |
7 | 0h | RW/1C/V/P | Lane 7 Error Status (L7ES) Lane 7 detected a Lane-based error. |
6 | 0h | RW/1C/V/P | Lane 6 Error Status (L6ES) Lane 6 detected a Lane-based error. |
5 | 0h | RW/1C/V/P | Lane 5 Error Status (L5ES) Lane 5 detected a Lane-based error. |
4 | 0h | RW/1C/V/P | Lane 4 Error Status (L4ES) Lane 4 detected a Lane-based error. |
3 | 0h | RW/1C/V/P | Lane 3 Error Status (L3ES) Lane 3 detected a Lane-based error. |
2 | 0h | RW/1C/V/P | Lane 2 Error Status (L2ES) Lane 2 detected a Lane-based error. |
1 | 0h | RW/1C/V/P | Lane 1 Error Status (L1ES) Lane 1 detected a Lane-based error. |
0 | 0h | RW/1C/V/P | Lane 0 Error Status (L0ES) Lane 0 detected a Lane-based error. |