Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Link Error for eSPI Second Device (LNKERR_SLV1) – Offset 4054
This register is used to log and control link error reporting for the second eSPI device.
Accesses to this register must respond with a U/R when a second eSPI device is not present (i.e., in a single device configuration).
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31 | 0h | RW/1C/V | eSPI Link and Device Channel Recovery Required (SLCRR) See LNKERR_SLV0.SLCRR. |
30:23 | 0h | RO | Reserved (RSVD) Reserved |
22:21 | 0h | RW | Fatal Error Type 1 Reporting Enable (LFET1E) See LNKERR_SLV0.LFET1E. |
20 | 0h | RW/1C/V | Fatal Error Type 1 Reporting Status (LFET1S) See LNKERR_SLV0.LFET1S. |
19:16 | 0h | RO/V | Link Fatal Type 1 cause (LFET1C) See LNKERR_SLV0.LFET1C. |
15:8 | ffh | RO/V | Link Fatal Error Type 1 Cycle Type (LFET1CTYP) See LNKERR_SLV0.LFET1CTYP. |
7:0 | 0h | RO/V | Link Fatal Error Type 1 Command (LFET1CMD) See LNKERR_SLV0.LFET1CMD. |