Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Miscellaneous Shadow (HECI1_MISC_SHDW) – Offset 44
Config Miscellaneous Shadow
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31 | 1h | RO | Miscellaneous Shadow Valid (MSVLD) This bit is hardwired to 1 to indicate that |
30:17 | 0h | RO | Reserved (RSVD_30_17) Reserved. |
16 | 0h | RO/V | CSE UMA Size Valid (CUSZV) This bit indicates that FW has written the CUSZ |
15:12 | 0h | RO | Reserved (RSVD_15_12) Reserved. |
11:0 | 0h | RO/V | CSE UMA Size (CUSZ) These bits reflect |