Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
NMI Enable (GPI_NMI_EN_GPP_E_0) – Offset 2e4
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:9 | 0h | RO | Reserved |
8 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_GPP_E_8) Same description as bit 0. |
7 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_GPP_E_7) Same description as bit 0. |
6 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_GPP_E_6) Same description as bit 0. |
5 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_GPP_E_5) Same description as bit 0. |
4 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_GPP_E_4) Same description as bit 0. |
3 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_GPP_E_3) Same description as bit 0. |
2 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_GPP_E_2) Same description as bit 0. |
1 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_GPP_E_1) Same description as bit 0. |
0 | 0h | RW | GPI NMI Enable (GPI_NMI_EN_GPP_E_0) This bit is used to enable/disable the generation of NMI when the corresponding GPI_NMI_STS bit is set and its GPIROUTNMI is set. |