Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
NMI Status (GPI_NMI_STS_GPP_B_0) – Offset 2c8
Refer to Register Field for detail
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:22 | 0h | RO | Reserved (RSVD_0) Reserved |
21 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_GPP_B_21) Same description as bit 14. |
20 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_GPP_B_20) Same description as bit 14. |
19:15 | 0h | RO | Reserved |
14 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_GPP_B_14) This bit is set to '1' by hardware when an edge event is detected (See RxEdCfg, RxInv) on pad and all the following conditions are true: |
13:0 | 0h | RO | Reserved |