Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
NMI Status (GPI_NMI_STS_GPP_I_0) – Offset 2c0
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:21 | 0h | RO | Reserved (RSVD_0) Reserved |
20:4 | 0h | RO | Reserved |
3 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_GPP_I_3) Same description as bit 0. |
2 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_GPP_I_2) Same description as bit 0. |
1 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_GPP_I_1) Same description as bit 0. |
0 | 0h | RW/1C/V | GPI NMI Status (GPI_NMI_STS_GPP_I_0) This bit is set to '1' by hardware when an edge event is detected (See RxEdCfg, RxInv) on pad and all the following conditions are true: |