Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Pad Configuration DW0 (PAD_CFG_DW0_GPP_I_8) – Offset 680
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:30 | 0h | RO | Reserved |
29 | 0h | RW | RX Pad State Select (RXPADSTSEL) Same description as RXPADSTSEL bit in PAD_CFG_DW0_GPP_I_0 register. |
28 | 0h | RW | RX Raw Override to '1' (RXRAW1) Same description as RXRAW1 bit in PAD_CFG_DW0_GPP_I_0 register. |
27 | 0h | RO | Reserved |
26:25 | 2h | RW | RX Level/Edge Configuration (RXEVCFG) Same description as RXEVCFG bit in PAD_CFG_DW0_GPP_I_0 register. |
24 | 0h | RW | Pre Glitch Filter Stage RX Pad State Select (PREGFRXSEL) Same description as PREGFRXSEL bit in PAD_CFG_DW0_GPP_I_0 register. |
23 | 0h | RW | RX Invert (RXINV) Same description as RXINV bit in PAD_CFG_DW0_GPP_I_0 register. |
22:21 | 0h | RO | RX/TX Enable Config (RXTXENCFG) Same description as RXTXENCFG bit in PAD_CFG_DW0_GPP_I_0 register. |
20:17 | 0h | RO | Reserved |
16:13 | 0h | RO | Reserved (RSVD_0) Reserved |
12:10 | 0h | RW | Pad Mode (PMODE) Same description as PMODE bit in PAD_CFG_DW0_GPP_I_0 register. |
9:8 | 0h | RO | Reserved |
7:2 | 0h | RO | Reserved (RSVD_1) Reserved |
1:0 | 0h | RO | Reserved |