Intel® 800 Series Chipset Family Platform Controller Hub (PCH), Volume 2
ID | Date | Version | Classification |
---|---|---|---|
834576 | 10/10/2024 | 001 | Public |
Ports Implemented (GHC_PI) – Offset c
This register indicates which ports are exposed to the HBA. It is loaded by platform BIOS. It indicates which ports that the device supports are available for software to use.
Bit Range | Default | Access | Field Name and Description |
---|---|---|---|
31:8 | 0h | RO | RSVD0 (RSVD0) Reserved |
7 | 0h | RW/O/V | Port 7 Implemented (PI7) If set, then port 7 is available for use. If cleared, the port is not available for use. This bit is reserved and is read-only 0 if below condition is true else it's RWO-zero: Refer to CAP.NP where port 7 is not available. |
6 | 0h | RW/O/V | Port 6 Implemented (PI6) If set, then port 6 is available for use. If cleared, the port is not available for use. This bit is reserved and is read-only 0 if below condition is true else it's RWO-zero: Refer to CAP.NP where port 6 is not available. |
5 | 0h | RW/O/V | Port 5 Implemented (PI5) If set, then port 5 is available for use. If cleared, the port is not available for use. This bit is reserved and is read-only 0 if below condition is true else it's RWO-zero: Refer to CAP.NP where port 5 is not available. |
4 | 0h | RW/O/V | Port 4 Implemented (PI4) If set, then port 4 is available for use. If cleared, the port is not available for use. This bit is reserved and is read-only 0 if below condition is true else it's RWO-zero: Refer to CAP.NP where port 4 is not available. |
3 | 0h | RW/O/V | Port 3 Implemented (PI3) If set, then port 3 is available for use. If cleared, the port is not available for use. This bit is reserved and is read-only 0 if below condition is true else it's RWO-zero: Refer to CAP.NP where port 3 is not available. |
2 | 0h | RW/O/V | Port 2 Implemented (PI2) If set, then port 2 is available for use. If cleared, the port is not available for use. This bit is reserved and is read-only 0 if below condition is true else it's RWO-zero: Refer to CAP.NP where port 2 is not available. |
1 | 0h | RW/O/V | Port 1 Implemented (PI1) If set, then port 1 is available for use. If cleared, the port is not available for use. This bit is reserved and is read-only 0 if below condition is true else it's RWO-zero: Refer to CAP.NP where port 1 is not available. |
0 | 0h | RW/O/V | Port 0 Implemented (PI0) If set, then port 0 is available for use. If cleared, the port is not available for use. This bit is reserved and is read-only 0 if below condition is true else it's RWO-zero: Refer to CAP.NP where port 0 is not available. |